## INTEGRATED CIRCUITS # DATA SHEET ## **CBTU4411** 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance Product data sheet Supersedes data of 2005 Jan 07 ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance ### **CBTU4411** ### **FEATURES** - Enable and select signals are SSTL\_18 compatible - Optimized for use in Double Data Rate 2 (DDR2) SDRAM applications - Designed to be used with 400 to 667 Mbps/200 to 333 MHz DDR2 data bus - Switch on resistance is designed to eliminate the need for series resistor to DDR2 SDRAM - 12 Ω on resistance - · Controlled enable/disable times support fast bus turnaround - Pseudo-differential select inputs support accurate and low-skew control of switching times - Selectable built-in termination resistors on the Sn inputs - Internal 400 Ω pull-down resistors on B port - V<sub>BIAS</sub> input for optimal DIMM-port pull-down when disabled - Configurable to support differential strobe with pull-up to <sup>3</sup>/<sub>4</sub> of V<sub>DD</sub> on Channel 10 when idle - Low differential skew - Matched rise/fall slew rate - Low cross-talk data-data/data-DQM - Simplified 1:4 switch position control by 2-bit encoded input - · Single input pin puts all bus switches in off (high-Z) position - Latch-up protection exceeds 500 mA per JESD78 - ESD protection exceeds 1500 V HBM per JESD22-A114, 200 V MM per JESD22-A115, and 750 V CDM per JESD22-C101 ### DESCRIPTION This 11-bit bus switch is designed for 1.7 V to 1.9 V $V_{DD}$ operation and SSTL\_18 select input levels. Each Host port pin is multiplexed to one of four DIMM port pins. The selection of the DIMM port to be connected to the Host port is controlled by a decoder driven by 3 hardware select pins, S[1:0] and $\overline{\rm EN}$ . Driving pin $\overline{\rm EN}$ HIGH disconnects all DIMM ports from their respective host ports. When $\overline{\rm EN}$ is driven LOW, pins S0 and S1 select one of four DIMM ports to be connected to their respective host port. When disconnected, any DIMM port is terminated to the externally supplied voltage $\rm V_{BIAS}$ by means of an on-chip pull-down resistor of typically 400 $\Omega$ . The on-state connects the Host port to the DIMM port through a 12 $\Omega$ nominal series resistance. The design is intended to have only one DIMM port active at any time. The CBTU4411 can also be configured to support a differential strobe signal on channels 10 (TRUE) and 9 (complementary Strobe). When its LVCMOS configuration input STRobe ENable is HIGH, Channel 10 is pulled up to $^3/_4$ of $V_{DD}$ internally by a resistive divider when the DIMM port is idle. When the CBTU4411 is disabled (EN = HIGH in Strobe mode, the pull-down on Channel 10 is disabled for current savings, pulling Channel 10 to $V_{DD}$ . When STRobe ENable is LOW, Channel 10 behaves the same as all other channels. The select inputs (S0, S1) are pseudo-differential type SSTL\_18. A reference voltage should be provided to input pin $V_{REF}$ at nominally $V_{DD}/2$ . This topology provides accurate control of switching times by reducing dependency on select signal slew rates. S0 and S1 are provided with selectable input termination to $V_{DD}/2$ (active when LVCMOS input TERM is HIGH). When the CBTU4411 is disabled ( $\overline{EN} = HIGH$ ), both S0 and S1 inputs are pulled LOW. The part incorporates a very low cross-talk design. It has a very low skew between outputs (< 30 ps) and low skew (< 30 ps) for rising and falling edges. The part has optimal performance in DDR2 data bus applications. Each switch has been optimized for connection to 1 or 2-rank DIMMs. The low internal RC time constant of the switch allows data transfer to be made with minimal propagation delay. The CBTU4411 is characterized for operation from 0 °C to +85 °C. ### **QUICK REFERENCE DATA** | SYMBOL | PARAMETER | CONDITIONS<br>T <sub>amb</sub> = 25 °C; GND = 0 V | TYPICAL | UNIT | |--------------------------------------|-------------------------------------------|--------------------------------------------------------------------|---------|------| | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>Host to DIMM or v.v. | Figures 5, 7; V <sub>DD</sub> = 1.8 V; input slew rate = 2.5 V/ns | 50 | ps | | C <sub>IN</sub> | Input capacitance – control pins | $V_I = 0 \text{ V or } V_{DD}$ | 3 | pF | | C <sub>ON</sub> | Channel on capacitance | $V_{in} = 0.9 \text{ V}$ | 4 | pF | | I <sub>DD</sub> | Quiescent supply current | $V_{DD} = 1.8 \text{ V}; I_{O} = 0; V_{I} = V_{DD} \text{ or GND}$ | 6 | mA | ### ORDERING INFORMATION $T_{amb} = 0 \,^{\circ}C$ to +85 $^{\circ}C$ | Type number | Topside mark | Package | uckage | | | | | | | |-------------|--------------|---------|------------------------------------------------------------------------------------------------|----------|--|--|--|--|--| | | | Name | Description | Version | | | | | | | CBTU4411EE | | LFBGA72 | plastic low profile fine-pitch ball grid array package; 72 balls; body $7\times7\times1.05$ mm | SOT856-1 | | | | | | # 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### 72-BALL BGA CONFIGURATION | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | |---|-------------------|-----------|-----------------|-----------|------|------|------|------|------|-----------------|------| | A | | STREN | V <sub>DD</sub> | 0DP0 | 1DP0 | 2DP0 | 1DP1 | 2DP1 | 3DP1 | 0DP2 | 1DP2 | | В | TERM | S0 | V <sub>DD</sub> | GND | HP0 | 3DP0 | 0DP1 | HP1 | GND | HP2 | 2DP2 | | С | V <sub>REF</sub> | EN | | | | | | | | 0DP3 | 3DP2 | | D | V <sub>BIAS</sub> | GND | | | | | | | | HP3 | 1DP3 | | E | 2DP10 | 3DP10 | | | | | | | | 2DP3 | 3DP3 | | F | 1DP10 | HP10 | | | | | | | | GND | 0DP4 | | G | 0DP10 | GND | | | | | | | | HP4 | 1DP4 | | Н | 3DP9 | 2DP9 | | | | | | | | 2DP4 | 3DP4 | | J | 1DP9 | HP9 | | | | | | | | 1DP5 | 0DP5 | | К | 0DP9 | GND | HP8 | 0DP8 | HP7 | 0DP7 | GND | HP6 | 0DP6 | HP5 | 2DP5 | | L | 3DP8 | 2DP8 | 1DP8 | 3DP7 | 2DP7 | 1DP7 | 3DP6 | 2DP6 | 1DP6 | V <sub>DD</sub> | 3DP5 | | | NOTE: E | LANK SPAC | E INDICATI | ES NO BAL | L | | | | | | | Figure 1. Ball configuration (transparent top view) ### **PIN DESCRIPTION** | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | B5, B8, B10, D10, F2,<br>G10, J2, K3, K5, K8,<br>K10 | HP0-HP10 | Host ports | | C2 | ĒN | LVCMOS level Enable input (active LOW). When connected HIGH, all DIMM ports will be disconnected (show a high-impedance path) from the Host ports | | A2 | STREN | STRobe ENable. LVCMOS level STRobe ENable input (active HIGH). When tied LOW, Channel 10 (HP10 and its DP ports) functions identically to all other channels. When tied HIGH, Channel 10 is designated as the STROBE channel (see Function Table and Simplified Schematic). | | B2, A1 | S0, S1 | Select inputs, type SSTL_18. See Function Table. | | C1 | $V_{REF}$ | Reference voltage for the pseudo-differential SSTL_18 select inputs (S0, S1) | | D1 | V <sub>BIAS</sub> | Voltage bias for the DIMM-port pull-down resistor (R <sub>pd</sub> ) | | B1 | TERM | LVCMOS level input pin activates termination resistance on Sn inputs when HIGH; high-impedance when LOW. | | A[4:11], B6, B7, B11,<br>C10, C11, D11, E1, E2,<br>E10, E11, F1, F11, G1,<br>G11, H1, H2, H10, H11,<br>J1, J10, J11, K1, K4,<br>K6, K9, K11, L[1:9], L11 | 0DP0-3DP0<br>0DP1-3DP1<br>0DP2-3DP2<br>0DP3-3DP3<br>0DP4-3DP4<br>0DP5-3DP5<br>0DP6-3DP6<br>0DP7-3DP7<br>0DP8-3DP8<br>0DP9-3DP9<br>0DP10-3DP10 | DIMM ports | | B4, B9, D2, F10, G2,<br>K2, K7 | GND | Ground | | A3, B3, L10 | $V_{DD}$ | Positive supply voltage | # 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### **FUNCTION TABLE, CHANNELS 0-9** | | INPUTS | | FUNCTION | | | | | | | | | |--------|------------|------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|-----------------|-------------------|--| | INPUTS | | 0DPn | | 1DPn | | 2DPn | | 3DPn | | | | | EN | <b>S</b> 1 | S0 | HPn | V <sub>BIAS</sub> | HPn | V <sub>BIAS</sub> | HPn | V <sub>BIAS</sub> | HPn | V <sub>BIAS</sub> | | | L | L | L | R <sub>on</sub> | high-Z | high-Z | R <sub>PD</sub> | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | | | L | L | Н | high-Z | R <sub>pd</sub> | R <sub>on</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | | | L | Н | L | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | R <sub>on</sub> | high-Z | high-Z | R <sub>pd</sub> | | | L | Н | Н | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | R <sub>on</sub> | high-Z | | | Н | Х | Х | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | high-Z | R <sub>pd</sub> | | H = HIGH voltage level L = LOW voltage level high-Z = high-impedance ### **FUNCTION TABLE, CHANNEL 10** | | INI | PUTS | | | | | | | FUNC | TION | | | | | | |----|-----|------|-------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------|-----------------|-------------------|-----------------| | EN | S1 | S0 | STREN | | 0DP10 | | 1DP10 | | | 2DP10 | | | 3DP10 | | | | | | | | HP10 | V <sub>BIAS</sub> | $V_{DD}$ | HP10 | V <sub>BIAS</sub> | $V_{DD}$ | HP10 | V <sub>BIAS</sub> | $V_{DD}$ | HP10 | V <sub>BIAS</sub> | $V_{DD}$ | | L | L | L | L | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | | L | L | L | Н | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | | L | L | Н | L | high-Z | R <sub>pd</sub> | high-Z | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | | L | L | Н | Н | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | | L | Н | L | L | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | high-Z | | L | Н | L | Н | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | R <sub>on</sub> | high-Z | high-Z | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | | L | Н | Н | L | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | Ron | high-Z | high-Z | | L | Н | Н | Н | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | high-Z | R <sub>pd</sub> | R <sub>pu</sub> | R <sub>on</sub> | high-Z | high-Z | | Н | Х | Х | L | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | high-Z | R <sub>pd</sub> | high-Z | | Н | Х | Х | Н | high-Z | high-Z | $R_{pu}$ | high-Z | high-Z | R <sub>pu</sub> | high-Z | high-Z | R <sub>pu</sub> | high-Z | high-Z | R <sub>pu</sub> | | EN | TERM | Sn input termination | |----|------|---------------------------------------------------------------------------------------------| | L | L | Termination resistors on Sn inputs disconnected (high-impedance). | | L | Н | Termination resistors on Sn inputs active. | | Н | Х | Pull-down to GND via RTT $ imes$ 2. Also disables the Sn input receivers for power savings. | ## $I_{\text{DDQ}}$ TEST MODE | Condition | Description | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{BIAS} = V_{DD}$ | All DIMM ports are disconnected (high-impedance) from their Host ports, and disconnected (high-impedance) from $V_{\text{BIAS}}$ and $R_{\text{pu}}$ . Used for production testing only. | | $V_{BIAS} < 0.5 \times V_{DD}$ | Normal operation. See Function Table above. | ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### SIMPLIFIED SCHEMATIC, CHANNELS 0-9 Figure 2. Channels 0-9 simplified schematic ### SIMPLIFIED SCHEMATIC, CHANNEL 10 Figure 3. Channel 10 simplified schematic ### **LOGIC DIAGRAM (POSITIVE LOGIC)** **NOTE:** \* = SELECTABLE Figure 4. Positive logic diagram ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### ABSOLUTE MAXIMUM RATINGS<sup>1, 3</sup> | SYMBOL | PARAMETER | CONDITIONS | RATING | UNIT | |------------------|----------------------------------------------------|------------------------|-----------------------|------| | $V_{DD}$ | DC supply voltage | | -0.5 to +2.5 | V | | I <sub>IK</sub> | DC input clamp current | V <sub>I/O</sub> < 0 V | -50 | mA | | VI | DC input voltage range (S pin only) <sup>2</sup> | | V <sub>DD</sub> + 0.3 | V | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | | VI | DC input voltage range (except S pin) <sup>2</sup> | | -0.5 to +2.5 | V | ### NOTES: - Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. The package thermal impedance is calculated in accordance with JESD 51. ### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | LIMITS | | UNIT | |-------------------|----------------------------------------------------|---------------------------|----------------------|---------------------------|------| | STWIBUL | PARAMETER | Min | Тур | Max | UNII | | $V_{DD}$ | DC supply voltage | 1.7 | _ | 1.9 | V | | $V_{REF}$ | Reference voltage | $0.49 \times V_{DD}$ | $0.50 \times V_{DD}$ | $0.51 \times V_{DD}$ | V | | V <sub>BIAS</sub> | Pull-down resistor input bias voltage <sup>2</sup> | 0 | $0.30 \times V_{DD}$ | $0.33 \times V_{DD}$ | V | | V <sub>TT</sub> | Termination voltage at DRAM inputs | V <sub>REF</sub> – 40 mV | $V_{REF}$ | V <sub>REF</sub> + 40 mV | V | | V <sub>i</sub> | Input voltage | 0 | _ | $V_{DD}$ | V | | V <sub>IH</sub> | AC HIGH-level input voltage, Sn inputs | V <sub>REF</sub> + 250 mV | _ | _ | V | | $V_{IL}$ | AC LOW-level input voltage, Sn inputs | _ | _ | V <sub>REF</sub> – 250 mV | V | | $V_{IH}$ | DC HIGH-level input voltage, Sn inputs | V <sub>REF</sub> + 125 mV | _ | _ | V | | V <sub>IL</sub> | DC LOW-level input voltage, Sn inputs | _ | _ | V <sub>REF</sub> – 125 mV | V | | V <sub>IH</sub> | HIGH-level input voltage, EN, STREN, and TERM pins | $0.65 \times V_{DD}$ | _ | _ | V | | V <sub>IL</sub> | LOW-level Input voltage, EN, STREN, and TERM pins | _ | _ | $0.35 \times V_{DD}$ | V | | T <sub>amb</sub> | Operating free-air temperature range | 0 | _ | +85 | °C | ### NOTES: - 1. All unused control inputs of the device must be held at $V_{DD}$ or GND to ensure proper device operation. - 2. $V_{BIAS} > 0.5 \times V_{DD}$ is reserved for test purposes only. ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### DC ELECTRICAL CHARACTERISTICS | | | | | | LIMITS | | | |------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------| | SYMBOL | PARAMETER | TEST CONDITIONS | | T <sub>am</sub> | <sub>b</sub> = 0 °C to +8 | 5 °C | UNIT | | | | | | Min | Typ <sup>1</sup> | Max | | | V <sub>IK</sub> | Input clamp voltage | $V_{DD} = 1.7 \text{ V}; I_{I} = -18 \text{ mA}$ | | _ | _ | -1.2 | V | | V <sub>TTSn</sub> | Sn inputs termination voltage | Sn inputs = open circuit; TERM = | HIGH | $\begin{array}{c} 0.5 \times V_{DD} \\ -40 \text{ mV} \end{array}$ | $0.5 \times V_{DD}$ | 0.5 × V <sub>DD</sub><br>+ 40 mV | V | | V <sub>DP10strobe</sub> | Channel 10 DIMM port pull-up voltage | $\overline{\text{EN}}$ = LOW; V <sub>bias</sub> = 0.54 V; V <sub>DD</sub> = STREN = HIGH; unselected DIMN | V <sub>DD</sub> /2 + 0.25 | $0.75 \times V_{DD}$ | 0.75 × V <sub>DD</sub><br>+ 0.25 | V | | | | | $V_{DD} = 1.8 \text{ V}; V_{I} = V_{DD} \text{ or GND};$ | S0, S1 | _ | _ | ±100 | μΑ | | l <sub>l</sub> | Input leakage current | $S = V_{DD}$ ; $V_{BIAS} = V_{DD}$ ; | Host port | _ | _ | ±100 | μΑ | | | | TERM = LOW | DIMM port | _ | _ | Max<br>−1.2<br>0.5 × V <sub>DD</sub><br>+ 40 mV<br>0.75 × V <sub>DD</sub><br>+ 0.25<br>±100 | μΑ | | | Outageant gunnly gurrent | $V_{DD} = 1.8 \text{ V}; I_{O} = 0, V_{I} = V_{DD} \text{ or } G$<br>$\overline{EN} = LOW$ | OW | | 6 | 9 | mA | | I <sub>DD</sub> | Quiescent supply current | $V_{DD} = 1.8 \text{ V}; I_{O} = 0, V_{I} = V_{DD} \text{ or } G$<br>$\overline{EN} = HIGH$ | _ | 5 | 100 | μА | | | C <sub>in</sub> | Sn pin capacitance | V <sub>I</sub> = 1.8 V or 0 | _ | 3 | _ | pF | | | C <sub>on</sub> | Switch on capacitance | V <sub>in</sub> = 0.9 V | _ | 4 | 6 | pF | | | . 2 | On registance | $V_{DD} = 1.8 \text{ V}; V_{A} = V_{REF}; V_{B} = V_{REF}$ | <sub>:F</sub> ± 250 mV | 7 | 12 | 17 | Ω | | r <sub>on</sub> <sup>2</sup> | On-resistance | $V_{DD} = 1.8 \text{ V}; V_{A} = V_{REF}; V_{B} = V_{REF}$ | <sub>:F</sub> ± 500 mV | 7 | 12 | Max -1.2 0.5 × V <sub>DD</sub> + 40 mV 0.75 × V <sub>DD</sub> + 0.25 ±100 ±100 9 100 6 17 17 2.5 520 520 1460 810 | Ω | | Δr <sub>on</sub> | Variation in r <sub>on</sub> over channel voltage | $\overline{\text{EN}} = \text{LOW}$ ; $V_{\text{bias}} = 0.54 \text{ V}$ ; $V_{\text{DD}} = \text{STREN} = \text{LOW}$ ; selected DIMM por $V_{\text{HPn}} = V_{\text{DD}}/2 + 250 \text{ mV}$ and | 1.8 V;<br>ort | - | 1.8 | 2.5 | Ω | | | | $V_{xDPn} = V_{DD}/2 - 250 \text{ mV}$ | | | | Max -1.2 0.5 × V <sub>DD</sub> + 40 mV 0.75 × V <sub>DD</sub> + 0.25 ±100 ±100 9 100 6 17 17 2.5 520 520 1460 810 | | | r <sub>pd</sub> | Pull-down resistance | $\overline{\text{EN}}$ = HIGH; $V_{\text{BIAS}}$ = 0.54 V; $V_{\text{DD}}$ : | = 1.8 V | 280 | 400 | 520 | Ω | | _ | Pull-down resistor, channel 10 | $\overline{\text{EN}}$ = HIGH; $V_{\text{BIAS}}$ = 0.54 V; $V_{\text{DD}}$ : STREN = LOW | = 1.8 V; | 280 | 400 | 520 | Ω | | rpd, channel 10 | Pull-uown resistor, channel 10 | EN = HIGH; V <sub>BIAS</sub> = 0.54 V; V <sub>DD</sub> :<br>STREN = HIGH | = 1.8 V; | 780 | 1120 | + 40 mV 0.75 × V <sub>DD</sub> + 0.25 ±100 ±100 9 100 6 17 17 2.5 520 520 1460 810 | Ω | | r <sub>pu, channel 10</sub> | Pull-up resistor, channel 10 | EN = HIGH; V <sub>BIAS</sub> = 0.54 V; V <sub>DD</sub> :<br>STREN = HIGH | = 1.8 V; | 430 | 622 | 810 | Ω | | r <sub>TT</sub> | Sn-input termination resistor value. Thevenin equivalent (see Figure 4). | Input voltage sweep 0 < V <sub>in(S)</sub> < V<br>TERM = HIGH | ' <sub>DD</sub> ; | 55 | 80 | 105 | Ω | All typical values are at V<sub>DD</sub> = 1.8 V, T<sub>amb</sub> = 25 °C Measured by the current between the Host and the DIMM terminals at the indicated voltages on each side of the switch. ### **AC CHARACTERISTICS** | CVMDOL | DADAMETED | FROM (INPUT) | TO (OUTDUT) | $V_{DD}$ | = +1.8 V ± 0 | ).1 V | UNIT | |-------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------|-------------|----------|--------------|-------|------| | SYMBOL | PARAMETER | | TO (OUTPUT) | Min | Тур | Max | UNII | | t <sub>pd</sub> | Propagation delay <sup>1</sup> (see Figures 5 and 7) | HPx or xDPx | xDPx or HPx | _ | 50 | 100 | ps | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | Sn | HPx or xDPx | 0.75 | _ | 1.75 | ns | | $t_{PHZ}, t_{PLZ}$ | Disable time | Sn | HPx or xDPx | 0.75 | _ | 1.75 | ns | | t <sub>osk</sub> | Output skew<br>Any output to any output, Waveform 5<br>(see note 2) | | | _ | 25 | 30 | ps | | t <sub>esk</sub> | Edge skew Difference of rising edge propagation delay to falling edge propagation delay, Waveform 4 (see note 2) | | | _ | 25 | 30 | ps | ### NOTES: 1. This parameter is not production tested. 2. Skew is not production tested. ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### HPx to xDPx AC WAVEFORMS AND TEST CIRCUIT ### **AC WAVEFORMS** Waveform 1. Input (An) to Output (Yn) Propagation Delays Waveform 2. 3-State Output Enable and Disable Times ### **TEST CIRCUIT HPx to xDPx** ### NOTES: - 1. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O}$ = 50 $\Omega$ , slew rate = 2.5 V/ns. - 2. The outputs are measured one at a time with one transition per measurement. Figure 5. Test circuit — HPx to xDPx Figure 6. Pull-down resistance versus voltage. ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** ### **xDPx to HPx AC WAVEFORMS AND TEST CIRCUIT** ### **AC WAVEFORM** Waveform 4. Rising and Falling Edge Skew Waveform 3. 3-State Output Enable and Disable Times Waveform 5. Skew Between Any Two Outputs ### **TEST CIRCUIT xDPx to HPx** ### NOTES: - 1. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , slew rate = 2.5 V/ns. - 2. The outputs are measured one at a time with one transition per measurement. Figure 7. Test circuit — xDPx to HPx ## 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance **CBTU4411** LFBGA72: plastic low profile fine-pitch ball grid array package; 72 balls; body 7 x 7 x 1.05 mm SOT856-1 | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|-------|-------|--|------------|---------------------------------| | | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | SOT856-1 | | | | | | <del>04-04-27</del><br>04-05-12 | | | | | | | | | # 11-bit DDR2 SDRAM mux/bus switch with 12 $\Omega$ on-resistance CBTU4411 ### **REVISION HISTORY** | Rev | Date | Description | | |-----|----------|-----------------------------------------------------|--| | _2 | 20060922 | Product data sheet. Supersedes data of 2005 Jan 07. | | | | | Modifications: | | | | | data sheet released for public distribution | | | _1 | 20050107 | Product data sheet (9397 750 12977). | | ## 11-bit DDR2 SDRAM mux/bus switch with 12 W on-resistance **CBTU4411** ### **Legal Information** ### Data sheet status | Document status [1][2] | Product status <sup>[3]</sup> | Definition | |--------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this data sheet was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.semiconductors.philips.com. ### **Definitions** Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Philips Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Philips Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. ### **Disclaimers** **General** — Information in this document is believed to be accurate and reliable. However, Philips Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — Philips Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — Philips Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a Philips Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Philips Semiconductors accepts no liability for inclusion and/or use of Philips Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — Philips Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.semiconductors.philips.com/profile/terms">http://www.semiconductors.philips.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by Philips Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. ### **Trademarks** Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. ### Contact information For additional information please visit: http://www.semiconductors.philips.com For sales office addresses, send an e-mail to: sales.addresses@www.semiconductors.philips.com Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © Koninklijke Philips Electronics N.V. 2006. All rights reserved. For more information, please visit http://www.semiconductors.philips.com. For sales office addresses, email to: sales.addresses@www.semiconductors.philips.com. Date of release: 20060922